# **KAF-0401E** 768 (H) x 512 (V) Pixel **Full-Frame CCD Image Sensor** **Performance Specification** Eastman Kodak Company Microelectronics Technology Division Rochester, New York 14650-2010 # **Revision A** **December 15, 1998** ## TABLE OF CONTENTS | 1.1 Featu | res | | 3 | |-----------|---------|-------------------------------------------|----| | 1.2 Descr | iption | | 3 | | | | isition | | | 1.4 Charg | ge Tran | sport | 4 | | 1.5 Outpu | it Stru | | 4 | | 1.6 Dark | Refere | nce Pixels | 4 | | 1.7 Dum | ny Pix | els | 4 | | 2.1 Packa | age Dra | awing | 5 | | 2.2 Pin D | escrip | tion | 6 | | 3.1 Abso | lute M | aximum Ratings | 7 | | 3.2 DC C | )perati | ng Conditions | 8 | | 3.3 AC C | perati | ng Conditions | 9 | | 3.4 AC T | iming | Conditions | 9 | | 4.1 Perfo | rmanc | e Specifications | 11 | | | | formance Characteristics | | | 4.3 Defec | ct Clas | sification | 13 | | 5.1 Quali | ity Ass | urance and Reliability | 14 | | 5.2 Order | ring In | formation | 14 | | | | | | | | | APPENDICES | | | Part Nun | nber A | vailability | 15 | | | | FIGURES | | | Figure | 1 | Functional Block Diagram | 3 | | Figure | 2 | Packaging Diagram | 5 | | Figure | 3 | Packaging Pin Designations | 6 | | Figure | 4 | Recommended Output Structure Load Diagram | 8 | | Figure | 5 | Timing Diagrams | 10 | ### 1.1 Features - 393K Pixel Area CCD - 768H x 512V (9 μm) Pixels - 6.91 mm H x 4.6 mm V Photosensitive Area - 2-Phase Register Clocking - 100% Fill Factor - High Output Sensitivity (10µV/e-) - Low Dark Current (<10pA/cm<sup>2</sup> @ 25°C) ## 1.2 Description The KAF-0401E is a high performance monochrome area CCD (charge-coupled device) image sensor with 768H x 512V photoactive pixels designed for a wide range of image sensing applications in the 0.4 nm to 1.0 nm wavelength band. Typical applications include military, scientific, and industrial imaging. A 74 dB dynamic range is possible operating at room temperature. The sensor is built with a true two-phase CCD technology employing a transparent gate. This technology simplifies the support circuits that drive the sensor and reduces the dark current without compromising charge capacity. The transparent gate results in spectral response increased ten times at 400 nm, compared to a front side illuminated standard poly silicon gate technology. The sensitivity is increased 50% over the rest of the visible wavelengths. Total chip size is 6.91mm x 4.6mm and is housed in a 24-pin, 0.805" wide DIL ceramic package with 0.1" pin spacing. The sensor consists of 784 parallel (vertical) CCD shift registers each 520 elements long. These registers act as both the photosensitive elements and as the transport circuits that allow the image to be sequentially read out of the sensor. The elements of these registers are arranged into a 768 x 512 photosensitive array surrounded by a light shielded dark reference of 16 columns and 8 rows. The parallel (vertical) CCD registers transfer the image one line at a time into a single 796 element (horizontal) CCD shift register. The horizontal register transfers the charge to a single output amplifier. The output amplifier is a two stage source follower that converts the photo generated charge to a voltage for each pixel. Figure 1. Functional Block Diagram # 1.3 Image Acquisition An electronic representation of an image is formed when incident photons falling on the sensor plane create electronhole pairs within the sensor. These photon induced electrons are collected locally by the formation of potential wells at each photogate or pixel site. The number of electrons collected is linearly dependent on light level and exposure time and nonlinearly dependent on wavelength. When the pixel's capacity is reached, excess electrons will leak into the adjacent pixels within the same column. This is termed blooming. During the integration period, the $^\varphi V1$ and $^\varphi V2$ register clocks are held at a constant (low) level. See Fig 5. - Timing Diagrams. ## 1.4 Charge Transport Referring again to Fig. 5 - Timing Diagrams, the integrated charge from each photogate is transported to the output using a two step process. Each line (row) of charge is first transported from the vertical CCD's to the horizontal CCD register using the $\phi$ V1 and $\phi$ V2 register clocks. The horizontal CCD is presented a new line on the falling edge of $\phi$ V2 while $\phi$ H1 is held high. The horizontal CCD's then transport each line, pixel by pixel, to the output structure by alternately clocking the $\phi$ H1 and $\phi$ H2 pins in a complementary fashion. On each falling edge of $\phi$ H2 a new charge packet is transferred onto a floating diffusion and sensed by the output amplifier ### 1.5 Output Structure Charge presented to the floating diffusion (FD) is converted into a voltage and current amplified in order to drive off-chip loads. The resulting voltage change seen at the output is linearly related to the amount of charge placed on FD. Once the signal has been sampled by the system electronics, the reset gate $(^{\phi}R)$ is clocked to remove the signal and FD is reset to the potential applied by VRD. More signal at the floating diffusion reduces the voltage seen at the output pin. In order to activate the output structure, an off-chip load must be added to the Vout pin of the device - see Fig 4 ### 1.6 Dark Reference Pixels Surrounding the peripheral of the device is a border of light shielded pixels. This includes 4 leading and 12 trailing pixels on every line excluding dummy pixels. There are also 4 full dark lines at the start of every frame and 4 full dark lines at the end of each frame. Under normal circumstances, these pixels do not respond to light. However, dark reference pixels in close proximity to an active pixel, or the outer bounds of the chip (including the first two lines out), can scavenge signal depending on light intensity and wavelength and therefore will not represent the true dark signal. ## 1.7 Dummy Pixels Within the horizontal shift register are 10 leading and 2 trailing additional shift phases which are not associated with a column of pixels within the vertical register. These pixels contain only horizontal shift register dark current signal and do not respond to light. A few leading dummy pixels may scavenge false signal depending on operating conditions # 2.1 Package Drawing Figure 2 - Package Drawing # 2.2 Pin Description | Pin | Symbol | Description | Pin | Symbol | Description | |---------------|-----------------|--------------------------------|------------------|-----------------|------------------------------| | 1 | VOG | Outsut Cata | 12 | NG | | | 1 | | Output Gate | 13 | N/C | No connection (open pin) | | 2 | VOUT | Video Output | 14 | VSUB | Substrate (Ground) | | 3 | VDD | Amplifier Supply | 15, 16,<br>21,22 | ΦV1 | Vertical CCD Clock - Phase 1 | | 4 | VRD | Reset Drain | 17, 18,<br>19,20 | φv <sub>2</sub> | Vertical CCD Clock - Phase 2 | | 5 | φR | Reset Clock | 23 | Guard | Guard Ring | | 6 | VSS | Amplifier Supply Return | 24 | N/C | No Connection (open pin) | | 7 | ФН1 | Horizontal CCD Clock - Phase 1 | | | | | 8 | Φ <sub>H2</sub> | Horizontal CCD Clock - Phase 2 | | | | | 9, 10, 11, 12 | N/C | No connection (open pin) | | | | Figure 3 - Packaging Pin Designations # 3.1 Absolute Maximum Ratings | Description | Symbol | Min | Max | Unit | Notes | |----------------------------|--------|-----|-----|------|-------| | Diode Pin Voltages | Vdiode | 0 | 20 | V | 1,2 | | Gate Pin Voltages - Type 1 | Vgate1 | -16 | 16 | v | 1,3 | | Gate Pin Voltages - Type 2 | Vgate2 | 0 | 16 | V | 1,4 | | Inter-Gate Voltages | Vg-g | | 16 | V | 5 | | Output Bias Current | Iout | | -10 | mA | 6 | | Output Load Capacitance | Cload | | 15 | pF | 6 | | Storage Temperature | T | | 100 | °C | | | Humidity | RH | 5 | 90 | % | 7 | #### Notes: - 1. Referenced to pin VSUB. - 2. Includes pins: VRD, VDD, VSS, VOUT. - 3. Includes pins: $\phi V1$ , $\phi V2$ , $\phi H1$ , $\phi H2$ . - 4. Includes pins: $\phi R$ , VOG. - 5. Voltage difference between overlapping gates. Includes: $\phi$ V1 to $\phi$ V2, $\phi$ H1 to $\phi$ H2, $\phi$ V2 to $\phi$ H1, $\phi$ H2 to VOG. - 6. Avoid shorting output pins to ground or any low impedance source during operation. - 7. T=25°C. Excessive humidity will degrade MTTF. CAUTION: This device contains limited protection against Electrostatic Discharge (ESD). Devices should be handled in accordance to strict ESD procedures such as MIL-STD-883. # 3.2 DC Operating Conditions | Description | Symbol | Min | Nom | Max | Unit | Max DC Current (mA) | Notes | |-------------------------|--------|------|-----|------|------|---------------------|-------| | Reset Drain | VRD | 10.5 | 11 | 11.5 | V | 0.01 | | | Output Amplifier Return | VSS | 1.5 | 2.0 | 2.5 | V | -0.5 | | | Output Amplifier Supply | VDD | 14.5 | 15 | 15.5 | V | Iout | | | Substrate | VSUB | 0 | 0 | 0 | V | 0.01 | | | Output Gate | VOG | 3.75 | 4 | 5 | V | 0.01 | | | Guard Ring | Guard | 8.0 | 9.0 | 12.0 | V | 0.01 | | | Video Output Current | Iout | | -5 | -10 | mA | - | 1 | #### Notes: 1. An output load sink must be applied to Vout to activate output amplifier - see Figure below. Figure 4 - Recommended Output Structure Load Diagram # 3.3 AC Operating Condition | Description | Symbol | Level | Min | Nom | Max | Unit | Effective<br>Capacitance | |--------------------------------|--------|-------------|-------------|-------------|--------------|--------|--------------------------| | Vertical CCD Clock - Phase 1 | φV1 | Low<br>High | -10<br>0 | -9.0<br>0.5 | -8.5<br>1.0 | V<br>V | 24nF<br>(all fV1 pins) | | Vertical CCD Clock - Phase 2 | φV2 | Low<br>High | -10<br>0 | -9.0<br>0.5 | -8.5<br>1.0 | V<br>V | 24nF<br>(all fV2 pins) | | Horizontal CCD Clock - Phase 1 | фН1 | Low<br>High | -5.0<br>5.0 | -4.0<br>6.0 | -3.5<br>6.5 | V<br>V | 100pF | | Horizontal CCD Clock - Phase 2 | фН2 | Low<br>High | -5.0<br>5.0 | -4.0<br>6.0 | -3.5<br>6.5 | V<br>V | 100pF | | Reset Clock | φR | Low<br>High | -3.0<br>3.5 | -2.0<br>4.0 | -1.75<br>5.0 | V<br>V | 5pF | #### Notes: - 1. All pins draw less than 10uA DC current. - 2. Capacitance values relative to VSUB. # 3.4 AC Timing Conditions | Description | Symbol | Min | Nom | Max | Unit | Notes | |----------------------------|----------------------|------|------|-----|------|---------| | фН1, фН2 Clock Frequency | f <sub>H</sub> | | 10 | 15 | MHz | 1, 2, 3 | | φV1, φV2 Clock Frequency | f <sub>V</sub> | | 100 | 125 | kHz | 1, 2, 3 | | Pixel Period (1 Count) | t <sub>c</sub> | 67 | 100 | | ns | | | фН1, фН2 Setup Time | t <sub>oHS</sub> | 0.5 | 1 | | us | | | φV1, φV2 Clock Pulse Width | t <sub>v</sub> | 4 | 5 | | us | 2 | | Reset Clock Pulse Width | t <sub>sR</sub> | 10 | 20 | | ns | 4 | | Readout Time | t <sub>readout</sub> | 34 | 50 | | ms | 5 | | Integration Time | t <sub>int</sub> | | | | | 6 | | Line Time | <sup>t</sup> line | 65.8 | 95.6 | | us | 7 | #### Notes: - 1. 50% duty cycle values. - 2. CTE may degrade above the nominal frequency. - 3. Rise and fall times (10/90% levels) should be limited to 5-10% of clock period. Cross-over of register clocks should be between 40-60% of amplitude. - 4. fR should be clocked continuously. - 5. $t_{readout} = (1032 * t_{line})$ - 6. Integration time is user specified. Longer integration times will degrade noise performance due to dark signal fixed pattern and shot noise. - 7. $t_{line} = (3*t_{V}) + t_{HS} + (1564*t_{e}) + t_{e}$ ### Frame Timing ### **Line Timing Detail** ## **Pixel Timing Detail** ### **Line Content** Vsat Saturated pixel video output signal Vdark Video output signal in no light situation, not zero due to Jdark Vpix Pixel video output signal level, more electrons =more negative Vodc Video level offset with respect to vsub Vsub Analog Ground \* See Image Aquisition section (page 4) Figure 5 - Timing Diagrams Eastman Kodak Company - Microelectronics Technology Division - Rochester, NY 14650-2010 Phone (716) 722-4385 Fax (716) 477-4947 ## 4.1 Performance Specifications All values measured at 25°C, and nominal operating conditions. These parameters exclude defective pixels. | Description | Symbol | Min | Nom | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|----------------------------|----------------------------|-----------------------------------------------|-------------| | Saturation Signal Vertical CCD capacity Horizontal CCD capacity Output Node capacity | Nsat | 85000<br>170000<br>190000 | 100000<br>200000<br>220000 | 120000<br>240000<br>240000 | electrons / pixel | 1 | | Red Quantum Efficiency (λ=650nm) Green Quantum Efficiency (λ=550nm) Blue Quantum Efficiency (λ=450nm) Blue Quantum Efficiency (λ=400nm) | Rr<br>Rg<br>Rb<br>Rb 400 | 49<br>41<br>33<br>25 | 60<br>50<br>40<br>30 | 71<br>59<br>47<br>35 | %<br>%<br>%<br>% | | | Photoresponse Non-Linearity | PRNL | | 1 | 2 | % | 2 | | Photoresponse Non-Uniformity | PRNU | | 1 | 3 | % | 3 | | Dark Signal | Jdark | | 25<br>6 | 50<br>10 | electrons / pixel / sec<br>pA/cm <sup>2</sup> | 4 | | Dark Signal Doubling Temperature | | 5 | 6.3 | 7.5 | °C | | | Dark Signal Non-Uniformity | DSNU | | 25 | 50 | electrons / pixel / sec | 5 | | Dynamic Range | DR | 70 | 74 | | dB | 6 | | Charge Transfer Efficiency | CTE | 0.99995 | 0.99998 | 1 | | | | Output Amplifier DC Offset | Vodc | 9.5 | 10.5 | 11.5 | V | 7 | | Output Amplifier Bandwidth | f <sub>-3dB</sub> | | 45 | | Mhz | 8 | | Output Amplifier Sensitivity | Vout/Ne~ | 9 | 10 | 11 | uV/e~ | <del></del> | | Output Amplifier output Impedance | Zout | 175 | 200 | 250 | Ohms | | | Noise Floor | ne~ | | 15 | 20 | electrons | 9 | ### Notes: - For pixel binning applications, electron capacity up to 330000 can be achieved with modified CCD inputs. Each sensor may have to be optimized individually for these applications. Some performance parameters may be compromised to achieve the largest signals. - 2. Worst case deviation from straight line fit, between 1% and 90% of Vsat. - 3. One Sigma deviation of a 128x128 sample when CCD illuminated uniformly. - 4. Average of all pixels with no illumination at 25 °C... - 5. Average dark signal of any of 6 x 4 blocks within the sensor. (each block is 128 x 128 pixels) - 6. 20log (Nsat / ne~) at nominal operating frequency and 25 °C. - 7. Video level offset with respect to ground - 8. Last output amplifier stage only. Assumes 10pF off-chip load.. - 9. Output noise at 25 $^{\circ}$ C, nominal operating frequency, and tint = 0. # 4.2 Typical Performance Characteristics # **Spectral Response** # **KAF-0401E** ## 4.3 Defect Classification Defect tests performed at T=25°C | Class | Point Defects<br>Total | Cluster Defects<br>Total | Column Defects<br>Total | |-------|------------------------|--------------------------|-------------------------| | C0 | 0 | 0 | 0 | | C1 | ≤5 | 0 | 0 | | C2 | ≤10 | ≤4 | ≤2 | Point Defect DARK: A pixel which deviates by more than 6% from neighboring pixels when illuminated to 70% of saturation, OR BRIGHT: A Pixel with dark current > 5000 e/pixel/sec at 25C. Cluster Defect Column Defect A grouping of not more than 5 adjacent point defects A grouping of >5 contiguous point defects along a single column, OR A column containing a pixel with dark current > 12,000e/pixel/sec, OR A column that does not meet the minimum vertical CCD charge capacity, OR A column which loses more than 250 e under 2Ke illumination. Neighboring pixels Defect Separation The surrounding 128 x 128 pixels or ±64 columns/rows. Column and cluster defects are separated by no less than two (2) pixels in any direction (excluding single pixel defects). Defect Region Exclusion Defect region excludes the outer two (2) rows and columns at each side/end of the sensor. ## 5.1 Quality Assurance and Reliability - 5.1.1 Quality Strategy: All devices will conform to the specifications stated in this document. This is accomplished through a combination of statistical process control and inspection at key points of the production process. - 5.1.2 Replacement: All devices are warranted against failure in accordance with the terms of Terms of Sale. - 5.1.3 Cleanliness: Devices are shipped free of contamination, scratches, etc. that would cause a visible defect. - 5.1.4 ESD Precautions: Devices are shipped in a static-safe container and should only be handled at static-safe work stations. - 5.1.5 Reliability: Information concerning the quality assurance and reliability testing procedures and results are available from the Microelectronics Technology Division and can be supplied upon request. - 5.1.6 Test Data Retention: Devices have an identifying number of traceable to a test data file. Test data is kept for a period of 2 years after date of shipment. ## 5.2 Ordering Information See Appendix 1 for available part numbers Address all inquiries and purchase orders to: Microelectronics Technology Division Eastman Kodak Company Rochester, New York 14650-2010 Phone: (716) 722-4385 Fax: (716) 477-4947 Kodak reserves the right to change any information contained herein without notice. All information furnished by Kodak is believed to be accurate. #### WARNING: LIFE SUPPORT APPLICATIONS POLICY Kodak image sensors are not authorized for and should not be used within Life Support Systems without the specific written consent of the Eastman Kodak Company. Product warranty is limited to replacement of defective components and does not cover injury or property or other consequential damages.